

# Lecture 28 — Processor design: Infinity War

Dr. Aftab M. Hussain,

Assistant Professor, PATRIOT Lab, CVEST

- We will look at the process of instruction fetching and execution
- The processor works autonomously as a continuous fetch-and-execute engine, with no other input than an external clock
- Since instructions as in the machine code are stored in memory, they have to be brought to the processor one by one and executed
- The instruction at address (i+1) has to be fetched and executed after instruction i, since the instructions of a program are stored consecutively in the memory
- The processor has to do all these by itself

- Processors have a special register inside them that manages the process of instruction fetch by keeping track of the address of the next instruction to be fetched at all times
- This register is called the program counter or the PC
- The processing of an instruction begins with fetching its opcode from the memory word whose address is in the PC
- The contents of the PC are incremented while this happens to hold the address of the next instruction in the sequential order
- The opcode is brought to the processor and appropriate action is performed in the execution phase
- Once this is completed, the next instruction is processed by fetching it from the memory using PC as the address
- This goes on for ever inside the processor until a special STOP instruction is encountered
- Executing this instruction stops all activities of the processor

- So how do we start the process?
- It is clear that once one instruction is done with, the next one is taken up by incrementing the PC
- Thus, once the execution of a program starts, everything goes on as the program indicates
- So how to start a program?
- A program can be started by loading the address of its first instruction into the PC
- However, how does the very first program start when the computer's power is turned on?



- The processor hardware has a special feature to load a value of 0 to the PC when power is turned on or when the reset button of the computer is pressed (literally "resets" the "PC")
- Thus, the very first program that gets control is the one that is saved at memory address 0
- Computer manufacturers place a special program at address 0 that has the BIOS program, which knows how to load the operating system from the boot record and proceed accordingly
- Any corruption in the BIOS can be very detrimental to booting the computer



#### Memory access

- How does the simple processor access the memory?
- We will use a memory interface that supplies the address to the memory along with the signals to indicate if a read or a write is desired
- Data should be presented separately for writes; data supplied by the memory should be used inside the processor for reads
- We assume an external memory interface consisting of address lines, data lines, and two control lines
- The data lines are connected directly to the data lines of the bus, as if the memory is a large register array, but outside of the processor



#### Memory access

- The address has to be supplied separately, prior to the read or write operation
- We assign a memory address register (MAR) to hold the address
- The MAR is connected to the bus like other registers and can be written to from the bus
- There is usually no need to enable the MAR to the internal bus
- It can be assumed to be enabled always to the external memory interface
- Two control lines RD and WR are sent to the memory to indicate memory read and write respectively



### Enhanced enhanced single bus architecture

 With this information, the enhanced single bus architecture is modified to include additional components

 The memory address register to store the next memory address to be accessed

 The program counter to store the current address of the instruction being performed





# Lecture 29 – Processor design: Guardians of the Instructions

Dr. Aftab M. Hussain,

Assistant Professor, PATRIOT Lab, CVEST

#### Implementing instructions – ALU

Consider the simple instruction:
ADD <R>

- This instruction can be executed in two clock cycles:
- 3. We need to enable RG and load the OR with the value [<R>] using the select lines for RG
- 4. Enable AR, load the instruction for ADD in the ALU select lines, activate load AR

| 1 add < K > | Ck 3. E <sub>RG</sub> , L <sub>OR</sub>                                                 | $S_{RG} \leftarrow \langle R \rangle$               |
|-------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------|
|             | $\mathrm{Ck}\ 4$ : $\mathtt{E}_{\mathtt{AR}},\ \mathtt{L}_{\mathtt{AR}},\ \mathtt{End}$ | $\mathtt{S}_{\mathtt{ALU}} \leftarrow \mathtt{ADD}$ |



## Implementing instructions – ALU





# Implementing instructions – ALU

| Instruction | Control                                                                                 | Select                                              |
|-------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------|
|             | Signals                                                                                 | Signals                                             |
| add <r></r> | Ck 3. E <sub>RG</sub> , L <sub>OR</sub>                                                 | $S_{RG} \leftarrow \langle R \rangle$               |
|             | $\mathrm{Ck}\ 4$ : $\mathrm{E}_{\mathrm{AR}},\ \mathrm{L}_{\mathrm{AR}},\ \mathrm{End}$ | $\mathtt{S}_{\mathtt{ALU}} \leftarrow \mathtt{ADD}$ |
| sub <r></r> | Ck 3: $E_{RG}$ , $L_{OR}$                                                               | $S_{RG} \leftarrow $                                |
|             | Ck 4: E <sub>AR</sub> , L <sub>AR</sub> , End                                           | $\mathtt{S}_{\mathtt{ALU}} \leftarrow \mathtt{SUB}$ |
| xor <r></r> | Ck 3: E <sub>RG</sub> , L <sub>OR</sub>                                                 | $S_{RG} \leftarrow $                                |
|             | Ck 4: E <sub>AR</sub> , L <sub>AR</sub> , End                                           | $\mathtt{S}_{\mathtt{ALU}} \leftarrow \mathtt{XOR}$ |
| and <r></r> | Ck 3: E <sub>RG</sub> , L <sub>OR</sub>                                                 | $S_{RG} \leftarrow $                                |
|             | Ck 4: E <sub>AR</sub> , L <sub>AR</sub> , End                                           | $\mathtt{S}_{\mathtt{ALU}} \leftarrow \mathtt{AND}$ |
| or <r></r>  | Ck 3: $E_{RG}$ , $L_{OR}$                                                               | $S_{RG} \leftarrow $                                |
|             | Ck 4: E <sub>AR</sub> , L <sub>AR</sub> , End                                           | $\mathtt{S}_{\mathtt{ALU}} \leftarrow \mathtt{OR}$  |
| cmp <r></r> | Ck 3: $E_{RG}$ , $L_{OR}$                                                               | $S_{RG} \leftarrow $                                |
|             | Ck 4: E <sub>AR</sub> , End                                                             | $\mathtt{S}_{\mathtt{ALU}} \leftarrow \mathtt{CMP}$ |
| nop         | Ck 3: End                                                                               | -                                                   |



#### Implementing instructions

- A clock cycle in which one basic operation is performed is called a microcycle
- The combination of control signals that are active (or at level 1) in a microcycle determines what operation is performed in that cycle
- The operation performed in a microcycle is often referred to as a microinstruction
- The execution of each machine instruction (such as ADD <R>) needs one or more microcycles
- Faster instructions take fewer microcycles and vice versa
- The number of microcycles needed for different machine instructions depends on the processor architecture – some processors are "hardwired" to perform certain instructions very rapidly

- Moving from AR to a register is achieved using the movd instruction
- It is quite straightforward to implement, enable AR and load RG, and needs only one cycle to execute
- To load form register to ALU: we load the register value to the bus by setting S<sub>RG</sub> and choosing the pass option of the ALU
- The register contents are available at the input of AR in the same clock cycle
- If L<sub>AR</sub> is also active in that clock, the data will go from the register to ALU input through the bus, pass through the ALU to AR and be stored into it all in one clock cycle!



- Now, we look at the two data movement instructions, namely, load and stor
- The load instruction reads a value from the memory to a register
- The address of the memory location is given in AR
- The memory sits outside of the processor and is accessed by giving it an address through the MAR register and a command through the RD and WR lines, as is appropriate
- The first microcycle of execution moves the address from AR to MAR for both instructions
- This is done using the  $E_{AR}$  and  $L_{MR}$  signals



- In case of load, the next microcycle asks the memory to read the location using RD and  $L_{RG}$  is activated
- In case of stor, the next microcycle activates WR and E<sub>RG</sub>
- In case of load, we assume the value will be available on the data bus before the end of the clock cycle
- Thus, the memory is treated like an external register file, whose address (or select) is given through MAR
- However, in practice, the memory is significantly slower than the registers and the read cannot complete in the same clock cycle
- We will ignore that aspect as we are designing a very simple processor
- Thus, the data movement instructions only take 2 clock cycles for their execution on our architecture



- The third data movement operation uses an immediate argument
- This is very similar to load except for the specification of the source memory address
- The source value is stored immediately along with the instruction
- As we have seen before, the immediate argument xx is stored in a memory location with address (addr +1) if the opcode for movi is stored in a memory location with address addr
- Moreover, we assume that as the opcode for movi is fetched from addr, the PC value is incremented by 1 to point to the next instruction



- Thus, when the execution of movi starts, the PC is pointing to the word following the opcode
- This word holds the immediate operand xx
- Thus, the situation is similar to load, except for the PC supplying the address of the operand instead of AR
- Thus, the execution of *movi* proceeds very similarly:  $E_{PC}$ ,  $L_{MR}$
- However, the PC needs to point to the next real opcode at the end of executing movi
- We achieve this by incrementing PC while it is loaded onto MAR, by enabling the I<sub>PC</sub> control signal
- Thus, the microcycle activates: E<sub>PC</sub>, L<sub>MR</sub>, I<sub>PC</sub>
- Then the memory can be read as before

